## PRELIMINARY

# Am486<sup>™</sup>DXLV

High-Performance, Low-Voltage, 32-Bit Microprocessor

## DISTINCTIVE CHARACTERISTICS

- Operating voltage range 3.0 V to 3.6 V—The best microprocessor for portable PC applications
- 33-MHz operating frequencies
- Over 50% longer battery life over conventional 486 notebooks
- Wide range of chipsets and support available through the AMD<sup>®</sup> FusionPC<sup>SM</sup> Program
- Fully static design

#### High Integration On-Chip

- 8-Kbyte code and data cache
- Floating-point unit
- Paged, virtual memory management

#### High-performance Design

- Frequent instructions execute in one clock
- 106-Mb/s burst bus at 33 MHz
- 0.7-micron CMOS process technology
- Dynamic bus sizing for 8-, 16-, and 32-bit buses

## Complete 32-bit Architecture

- Address and data buses
- All Registers
- 8-, 16-, and 32-bit data types

## **GENERAL DESCRIPTION**

The Am486DXLV microprocessor is a low-voltage, true static implementation of the 486DX. The operating voltage range is from 3.0 V–3.6 V. The low-voltage operation of the Am486DXLV microprocessor enables longer battery life in notebook computers. The price/performance of the full 32-bit processor and floating-point unit provides the best value for designing high-volume, mainstream 486 notebooks. At 33 MHz, this device has 56% lower operating power than the Am486DX microprocessor. Lowering the typical operating voltage from 5.0 V to 3.3 V doubles the battery life.

The Am486DXLV microprocessor features a static design that allows the clock to go to 0 MHz (DC) and retain full register contents. The full static mode is achieved by operating the Am486DXLV microprocessor with a 2X clock input. The input frequency can be varied dynamically from maximum to full stop, or vice versa.

## Multiprocessor Support

- Multiprocessor instructions
- Cache consistency protocols
- Support for second-level cache
- System Management Mode (SMM) for system and power management
  - System Management Interrupt (SMI) for power management independent of processor operating mode and operating system.
  - SMI is a non-maskable interrupt that has higher priority than NMI
  - Automatic save and restore of microprocessor state
  - Wide range of chipsets supporting SMM available to allow product differentiation
- Lower heat dissipation and increased reliability
- Standard 196-Pin PQFP Package
- AMD advanced 0.7-micron, three-layer CMOS technology

The frequency change does not affect contents of the register and data integrity is maintained.

SMM is provided as a mechanism to interrupt the microprocessor operation and resume the interrupted operation transparent to the operating system or application running on the system. The Am486DXLV microprocessor supports Microsoft's Advanced Power Management specification for new "power managed" applications.

This document contains information on a product under development at Advanced Micro Devices, Inc. The information is intended to help you evaluate this product. AMD reserves the right to change or discontinue work on this proposed product without notice. Publication #: 17381 Rev. A Amendment: /0 Issue Date: May 1993

Advanced Micro Devices 3

PRELIMINARY

**BLOCK DIAGRAM** 



10344D-001

2

## CONNECTION DIAGRAM Top Side View



AMD

| Addr        | ess        | Da          | ita        | Cont        | rol        | Te             | st         | NC         | Vcc        | Vss        |  |  |
|-------------|------------|-------------|------------|-------------|------------|----------------|------------|------------|------------|------------|--|--|
| Pin<br>Name | Pin<br>No. | Pin<br>Name | Pin<br>No. | Pin<br>Name | Pin<br>No. | Pin<br>Name    | Pin<br>No. | Pin<br>No. | Pin<br>No. | Pin<br>No. |  |  |
| A2          | 146        | DO          | 17         | A20M        | 104        | ТСК            | 128        | 15         | 6          | 1          |  |  |
| A3          | 150        | D1          | 18         | ADS         | 145        | TDI            | 185        | 34         | 19         | 11         |  |  |
| A4          | 152        | D2          | 20         | AHOLD       | 129        | TDO            | 80         | 52         | 24         | 21         |  |  |
| A5          | 154        | D3          | 23         | BEO         | 117        | TMS            | 187        | 56         | 28         | 22         |  |  |
| A6          | 158        | D4          | 25         | BE1         | 116        |                |            | 60         | 36         | 33         |  |  |
| A7          | 159        | D5          | 26         | BE2         | 115        |                |            | 64         | 49         | 40         |  |  |
| A8          | 161        | D6          | 27         | BE3         | 113        |                |            | 68         | 54         | 50         |  |  |
| A9          | 163        | D7          | 29         | BLAST       | 144        |                |            | 72         | 62         | 58         |  |  |
| A10         | 165        | D8          | 31         | BOFF        | 137        |                |            | 73         | 70         | 66         |  |  |
| A11         | 172        | D9          | 32         | BRDY        | 138        |                |            | 75         | 84         | 86         |  |  |
| A12         | 174        | D10         | 35         | BREQ        | 118        | 1              |            | 76         | 93         | 95         |  |  |
| A13         | 176        | D11         | 37         | BS8         | 135        |                |            | 78         | 98         | 96         |  |  |
| A14         | 178        | D12         | 38         | BS16        | 136        |                |            | 79         | 107        | 99         |  |  |
| A15         | 180        | D13         | 39         | CLK2        | 123        |                |            | 83         | 112        | 109        |  |  |
| A16         | 181        | D14         | 41         | D/C         | 110        |                |            | 85         | 119        | 114        |  |  |
| A17         | 183        | D15         | 42         | DPO         | 16         |                |            | 87         | 125        | 121        |  |  |
| A18         | 189        | D16         | 44         | DP1         | 30         |                |            | 88         | 131        | 126        |  |  |
| A19         | 191        | D17         | 45         | DP2         | 43         | 1              |            | 89         | 147        | 141        |  |  |
| A20         | 193        | D18         | 46         | DP3         | 57         |                |            | 90         | 164        | 148        |  |  |
| A21         | 2          | D19         | 47         | EADS        | 105        | 1. 1. 1. 1. 1. |            | 91         | 170        | 167        |  |  |
| A22         | 3          | D20         | 48         | FERR        | 81         |                |            | 92         | 175        | 168        |  |  |
| A23         | 4          | D21         | 51         | FLUSH       | 102        |                |            | 94         | 179        | 177        |  |  |
| A24         | 5          | D22         | 53         | HLDA        | 122        |                |            | 97         | 184        | 182        |  |  |
| A25         | 7          | D23         | 55         | HOLD        | 130        |                |            | 124        | 196        | 194        |  |  |
| A26         | 8          | D24         | 59         | IGNNE       | 77         |                |            | 127        | 100        | 104        |  |  |
| A27         | 9          | D25         | 61         | INTR        | 101        | A CONTRACTO    |            | 149        |            |            |  |  |
| A28         | 10         | D26         | 63         | KEN         | 132        |                |            | 151        |            |            |  |  |
| A29         | 12         | D27         | 65         | LOCK        | 142        |                |            | 153        |            |            |  |  |
| A30         | 13         | D28         | 67         | M/IO        | 111        |                |            | 155        |            |            |  |  |
| A31         | 14         | D29         | 69         | NMI         | 100        |                |            | 157        |            |            |  |  |
|             |            | D30         | 71         | PCD         | 106        |                |            | 160        |            | 1.120      |  |  |
|             |            | D31         | 74         | PCHK        | 139        |                |            | 162        |            |            |  |  |
|             |            |             |            | PWT         | 108        | 1.1.1.1.1.1    |            | 166        |            |            |  |  |
|             |            |             |            | PLOCK       | 143        |                |            | 169        |            |            |  |  |
|             |            |             |            | RDY         | 133        |                |            | 171        |            |            |  |  |
|             |            |             |            | RESET       | 103        |                |            | 173        |            | 1.1.2      |  |  |
|             |            |             |            | W/R         | 120        |                |            | 186        | -          |            |  |  |
|             |            |             |            | UP          | 156        |                |            | 188        |            |            |  |  |
|             |            |             |            |             |            |                |            | 190        |            |            |  |  |
|             |            |             |            |             |            |                |            | 190        |            | 1          |  |  |
|             |            |             |            |             |            |                |            | 192        |            |            |  |  |

# PQFP Pin Designations (Functional Grouping)

## **Superset Pins**

| SM          | MM         |  |
|-------------|------------|--|
| Pin<br>Name | Pin<br>No. |  |
| SMI         | 82         |  |
| SMIADS      | 140        |  |
| SMIRDY      | 134        |  |

4

## ORDERING INFORMATION Standard Products

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.



|    | Valid Combinati | ons | _ |
|----|-----------------|-----|---|
|    | 0040CDVIV       | -33 | F |
| NG | 80486DXLV       | -33 | S |

## Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

Am486DXLV Microprocessor

AMD

## **PIN DESCRIPTIONS**

#### A31-A4/A3-A2

#### Address Lines (Inputs/Outputs)/(Outputs)

A31–A2, together with the byte enables  $\overline{BE3}$ – $\overline{BE0}$ , define the physical area of memory or input/output space accessed. Address lines A31–A4 are used to drive addresses into the microprocessor to perform cache line invalidations. Input signals must meet setup and hold times t<sub>22</sub> and t<sub>23</sub>. A31–A2 are not driven during bus or address hold.

#### A20M

#### Address Bit 20 Mask (Active Low; Input)

When asserted, the Am486DXLV microprocessor masks physical address bit 20 (A20) before performing a lookup to the internal cache or driving a memory cycle on the bus.  $\overline{A20M}$  emulates the address wraparound at 1 Mb, which occurs on the 8086.  $\overline{A20M}$  is active Low and should be asserted only when the processor is in Real Mode. This pin is asynchronous but should meet setup and hold times t<sub>20</sub> and t<sub>21</sub> for recognition in any specific clock. For proper operation,  $\overline{A20M}$  should be sampled High at the falling edge of RESET.

#### ADS

#### Address Status (Active Low; Output)

Indicates that a valid bus cycle definition and address are available on the cycle definition lines and address bus. ADS is driven active in the same clock as the addresses are driven. ADS is active Low and is not driven during bus hold.

#### AHOLD

#### Address Hold (Input)

Request allows another bus master access to the Am486DXLV microprocessor's address bus for a cache invalidation cycle. The Am486DXLV microprocessor will stop driving its address bus in the clock following AHOLD going active. Only the address bus will be floated during address hold; the remainder of the bus will remain active. AHOLD is active High and is provided with a small internal pull-down resistor. For proper operation, AHOLD must meet setup and hold times  $t_{18}$  and  $t_{19}$ .

#### BE3-BE0

#### Byte Enables (Active Low; Outputs)

Indicate active bytes during read and write cycles. During the first cycle of a cache fill, the external system should assume that all byte enables are active. BE3 applies to D31–D24, BE2 applies to D23–D16, BE1 applies to D15–D8, and BE0 applies to D7–D0. BE3–BE0 are active Low and are not driven during bus hold.

#### BS8/BS16 Bus Size 8 (Active Low; Input)/ Bus Size 16 (Active Low; Input)

Cause the Am486DXLV microprocessor to run multiple bus cycles to complete a request from devices that cannot provide or accept 32 bits of data in a single cycle. The bus sizing pins are sampled every clock. The state of these pins in the clock before ready is used by the Am486DXLV microprocessor to determine the bus size. These signals are active Low and are provided with internal pull-up resistors. These inputs must satisfy setup and hold times  $t_{14}$  and  $t_{15}$  for proper operation.

#### BLAST

#### Burst Last (Active Low; Output)

Indicates that the next time BRDY is returned, then the burst bus cycle is complete. BLAST is active for both burst and non-burst bus cycles. BLAST is active Low and is not driven during bus hold.

#### BOFF

#### Backoff (Active Low; Input)

Input the Am486DXLV microprocessor to float its bus in the next clock. The microprocessor will float all pins normally floated during bus hold, but HLDA will not be asserted in response to BOFF. BOFF has higher priority than RDY or BRDY; if both are returned in the same clock, BOFF takes effect. The microprocessor remains in bus hold until BOFF is negated. If a bus cycle was in progress when BOFF was asserted, the cycle will be restarted. BOFF is active Low and must meet setup and hold times t<sub>18</sub> and t<sub>19</sub> for proper operation.

#### BRDY

#### Burst Ready Input (Active Low; Input)

Performs the same cycle during a burst cycle that RDY performs during a non-burst cycle. BRDY indicates that the external system has presented valid data in response to a read or that the external system has accepted data in response to write. BRDY is ignored when the bus is idle and at the end of the first clock in a bus cycle.

BRDY is sampled in the second and subsequent clocks of a burst cycle. The data presented on the data bus will be strobed into the microprocessor when BRDY is sampled active. If RDY is returned simultaneously with BRDY, BRDY is ignored and the burst cycle is prematurely aborted.

 $\overline{\text{BRDY}}$  is active Low and is provided with a small pull-up resistor.  $\overline{\text{BRDY}}$  must satisfy the setup and hold times  $t_{16}$  and  $t_{17}$ .

## BREQ

## Internal Cycle Pending (Output)

Indicates that the Am486DXLV microprocessor has internally generated a bus request. BREQ is generated whether or not the Am486DXLV microprocessor is driving the bus. BREQ is active High and is never floated, except during three-state test mode (see FLUSH).

#### CLK2

## Clock (Input)

CLK2 provides the fundamental timing for the Am486DXLV microprocessor. It is divided by 2 internally to generate the internal processor clock used for instruction execution. The internal clock is comprised of two phases, phase one and phase two. Each CLK2 period is a phase of the internal clock. Figure 1 illustrates this relationship. The phase of the internal processor clock can be synchronized to a known phase by ensuring the RESET signal falling edge meets it applicable setup and hold times, t<sub>20</sub> and t<sub>21</sub> (see Figure 2). All setup, hold, float delay, and valid delay timings are references to phase one of the clock as shown in Figure 4. All I/O signals get sampled on the rising edge of the internal clock signal (i.e., the rising edge of phase one). Thus, it is important to synchronize the external circuitry with phase one of CLK2.

#### D31-D0

#### Data Lines (Inputs/Outputs)

Lines D7–D0 define the least significant byte of the bus while lines D31–D24 define the most significant byte of the data bus. These signals must meet setup and hold times  $t_{22}$  and  $t_{23}$  for proper operation on reads. These pins are driven during the second and subsequent clocks of write cycles.

#### D/C

#### Data/Control (Output)

A bus cycle definition pin that distinguishes data cycles, either memory or I/O, from control cycles. These control cycles are: interrupt acknowledge, halt, and instruction fetching.

#### DP3-DP0

#### Data Parity (Inputs/Outputs)

Data parity is generated on all write data cycles with the same timing as the data driven by the Am486DXLV microprocessor. Even parity information must be driven back into the microprocessor on the data parity pins with the same timing as read information to insure that the correct parity check status is indicated by the Am486DXLV microprocessor. The signals read on these pins do not affect program execution.

Input signals must meet setup and hold times  $t_{22}$  and  $t_{23}$ . DP3–DP0 should be connected to  $V_{cc}$  through a pull-up resistor in systems not using parity. DP3–DP0 are active High and are driven during the second and subsequent clocks of write cycles.

## EADS

#### Valid External Address (Active Low; Input)

Indicates a valid external address has been driven onto the Am486DXLV microprocessor address pins. This address will be used to perform an internal cache invalidation cycle. EADS is active Low and is provided with an internal pull-up resistor. EADS must satisfy setup and hold time  $t_{12}$  and  $t_{13}$  for proper operation.

#### FERR

## Floating-Point Error (Active Low; Output)

Driven active when a floating-point error occurs. FERR is similar to the ERROR pin on a 387 math coprocessor. FERR is included for compatibility with systems using DOS type floating-point error reporting. FERR is active Low, and is not floated during bus hold, except during three-state test mode (see FLUSH).

## FLUSH

## Cache Flush (Active Low; Input)

Forces the Am486DXLV microprocessor to flush its entire internal cache. FLUSH is active Low and need only be asserted for one clock. FLUSH is asynchronous but setup and hold times  $t_{20}$  and  $t_{21}$  must be met for recognition in any specific clock. FLUSH being sampled Low in the clock before the falling edge of RESET causes the Am486DXLV microprocessor to enter the three-state test mode.

#### HLDA

#### Hold Acknowledge (Output)

Goes active in response to a hold request presented on the HOLD pin. HLDA indicates that the Am486DXLV microprocessor has given the bus to another local bus master. HLDA is driven active in the same clock that the Am486DXLV microprocessor floats its bus. HLDA is driven inactive when leaving bus hold. HLDA is active High and remains driven during bus hold. HLDA is never floated except during three-state test mode (see FLUSH).

#### HOLD

#### Bus Hold Request (Input)

Allows another bus master complete control of the Am486DXLV microprocessor bus. In response to HOLD going active, the Am486DXLV microprocessor will float most of its output and input/output pins. HLDA will be asserted after completing the current bus cycle, burst cycle, or sequence of locked cycles. The Am486DXLV microprocessor will remain in this state until HOLD is deasserted. HOLD is active High and is not provided with an internal pull-down resistor. HOLD must satisfy setup and hold times  $t_{18}$  and  $t_{19}$  for proper operation.

#### IGNNE

#### Ignore Numeric Error (Active Low; Input)

When this pin is asserted, the Am486DXLV microprocessor will ignore a numeric error and continue executing non-control floating-point instructions. When IGNNE is



deasserted, the Am486DXLV microprocessor will freeze on a non-control floating-point instruction if a previous floating-point instruction caused an error. IGNNE has no effect when the NE bit in Control Register 0 is set. IGNNE is active Low and is provided with a small internal pull-up resistor. IGNNE is asynchronous but setup and hold times  $t_{20}$  and  $t_{21}$  must be met to insure recognition on any specific clock.

INTR

#### Maskable Interrupt (Input)

Indicates an external interrupt has been generated. If the internal interrupt flag is set in EFLAGS, active interrupt processing will be initiated. The Am486DXLV microprocessor will generate two locked interrupt acknowledge bus cycles in response to the INTR pin going active. INTR must remain active until the interrupt acknowledges have been performed to assure that the interrupt is recognized. INTR is active High and is not provided with an internal pull-down resistor. INTR is asynchronous, but must meet setup and hold times  $t_{20}$  and  $t_{21}$  for recognition in any specific clock.

#### KEN

#### Cache Enable (Active Low; Input)

Used to determine whether the current cycle is cacheable. When the Am486DXLV microprocessor generates a cacheable cycle and  $\overline{\text{KEN}}$  is active, the cycle will become a cache line fill cycle. Returning  $\overline{\text{KEN}}$  active one clock before ready during the last read in the cache line fill will cause the line to be placed in the on-chip cache.  $\overline{\text{KEN}}$ is active Low and is provided with a small internal pull-up resistor.  $\overline{\text{KEN}}$  must satisfy setup and hold times  $t_{14}$  and  $t_{15}$ for proper operation.

#### LOCK

#### Bus Lock (Active Low; Output)

Indicates the current bus cycle is locked. The Am486DXLV microprocessor will not allow a bus hold when LOCK is asserted (but address holds are allowed). LOCK goes active in the first clock of the first locked bus cycle and goes inactive after the last clock of the last locked bus cycle. The last locked cycle ends when ready is returned. LOCK is active Low and is not driven during bus hold. Locked read cycles will not be transformed into cache fill cycles if KEN is returned active.

#### M/IO

#### Memory/Input\_Output (Output)

A bus cycle definition pin that distinguishes memory cycles from input/output cycles.

#### NMI

#### Non-maskable Interrupt (Input)

Request signal indicates that an external non-maskable interrupt has been generated. NMI is rising edge sensitive. NMI must be held Low for at least four CLK2 periods before this rising edge. NMI is not provided with an internal pull-down resistor. NMI is asynchronous, but must meet setup and hold times  $t_{20}$  and  $t_{21}$  for recognition in any specific clock.

#### PCD/PWT

## Page Cache Disable/Page Write-Through (Outputs)

Reflect the state of the page attribute bits, PWT and PCD, in the page table entry or page directory entry. If paging is disabled or for unpaged cycles, PWT and PCD reflect the state of the PWT and PCD bits in Control Register 3. PWT and PCD have the same timing as the cycle definition pins ( $M/\overline{IO}$ ,  $D/\overline{C}$ , and  $W/\overline{R}$ ). PWT and PCD are active High and are not driven during bus hold. PCD is masked by the Cache Disable Bit (CD) in Control Register 0.

## PCHK

#### Parity Status (Active Low; Output)

Parity status is driven on the PCHK pin the clock after ready for read operations. The parity status is for data sampled at the end of the previous clock. A parity error is indicated by PCHK being Low. Parity status is only checked for enabled bytes as indicated by the byte enable and bus size signals. PCHK is valid only in the clock immediately after read data is returned to the microprocessor. At all other times PCHK is inactive High. PCHK is never floated, except during three-state test mode (see FLUSH).

## PLOCK

#### Pseudo-lock (Active Low; Output)

Indicates that the current bus transaction requires more than one bus cycle to complete. Examples of such operations are floating-point long reads and writes (64 bits), segment table descriptor reads (64 bits), and cache line fills (128 bits). The Am486DXLV microprocessor will drive PLOCK active until the addresses for the last bus cycle of the transaction have been driven, regardless of whether RDY or BRDY have been returned.

Normally PLOCK and BLAST are inverse of each other. However, during the first bus cycle of a 64-bit floating-point write, both PLOCK and BLAST will be asserted. PLOCK is a function of the BS8, BS16, and KEN inputs. PLOCK should be sampled only in the clock ready is returned. PLOCK is active Low and is not driven during bus hold.

## RESET

#### Reset (Input)

Forces the Am486DXLV microprocessor to begin execution at a known state. The microprocessor cannot begin execution of instructions until at least 1 ms after  $V_{oc}$  and CLK2 have reached their proper DC and AC specifications. The RESET pin should remain active during this time to insure proper microprocessor operation. RESET is active High. RESET is asynchronous but must meet setup and hold times  $t_{20}$  and  $t_{21}$  for recognition in any specific clock.

#### RDY

## Non-burst Ready (Active Low; Input)

Indicates that the current bus cycle is complete. RDY indicates that the external system has presented valid data on the data pins in response to a read, or that the external system has accepted data from the Am486DXLV microprocessor in response to a write. RDY is ignored when the bus is idle and at the end of the bus cycle's first clock.

RDY is active during address hold. Data can be returned to the processor while AHOLD is active.

 $\overline{\text{RDY}}$  is active Low and is not provided with an internal pull-up resistor.  $\overline{\text{RDY}}$  must satisfy setup and hold times  $t_{16}$  and  $t_{17}$  for proper chip operation.

## SMI

#### System Management Interrupt (Active Low; Synchronous Input/Output)

This pin is the highest level, non-maskable interrupt to the Am486 CPU that is driven by the system logic of the Am486 CPU. The system logic must assert SMI synchronously to CLK2. When this signal is activated by the system logic, the Am486 microprocessor will suspend normal execution and enter SMM. When the CPU recognizes the interrupt (with an active SMIADS pulse), the CPU will drive SMI active Low. The CPU will continue to drive SMI Low until it exits SMM via a RESET or RES4 instruction (when the system asserts RESET, it must also release SMI to prevent buffer contention). When exiting SMM, the CPU will drive SMI High for two clocks and then release SMI to a weak internal pull-up resistor. The SMI pull-up is active during RESET and whenever the CPU is not driving SMI active Low. The CPU disables the pull-up when it drives SMI active to minimize CPU power consumption. SMI is not three-stated during HLDA bus cycles. Note: SMI should not be used to qualify SMM accesses.

#### SMIADS

#### SMI Address Status (Active Low; Three-State; Output)

The Am486 CPU activates this pin to initiate a valid bus cycle to the separate SMM memory space. The function of SMIADS is analogous to ADS. This signal validates the address and control lines for SMM memory, just as ADS validates address and control for non-SMM memory cycles. The system must terminate SMIADS initiated bus cycles with SMIRDY. The Am486 CPU ignores both RDY and BRDY on SMIADS initiated cycles. This three-state output is floated during HLDA bus cycles.

#### SMIRDY

#### SMI Ready (Active Low; Synchronous Input)

This input terminates the current bus cycle that SMIADS initiated in the same manner as RDY terminates ADS initiated bus cycles. The system must assert and deassert

SMIRDY synchronously to CLK2. The Am486 CPU ignores SMIRDY on ADS initiated cycles. SMIRDY has an internal pull-down resistor. This is different from the Am386<sup>®</sup> CPU SMIRDY which has an internal pull-up resistor. SMIRDY should not be physically connected to RDY.

#### TCK

## Test Clock (Input)

Test Clock is an input to the Am486 CPU and provides the clocking function required by the JTAG boundary scan feature. TCK is used to clock state information and data into and out of the component. State select information and data are clocked into the component on the rising edge of TCK on TMS and TDI, respectively. Data is clocked out of the component on the falling edge of TCK on TDO.

## TDI

## Test Data Input (Input)

TDI is the serial input used to shift JTAG instructions and data into the component. TDI is sampled on the rising edge of TCK, during the SHIFT-IR and the SHIFT-DR TAP controller states. During all other tap controller states, TDI is a "don't care."

## TDO

## Test Data Output (Output)

TDO is the serial output used to shift JTAG instructions and data out of the component. TDO is driven on the falling edge of TCK during the SHIFT-IR and SHIFT-DR TAP controller states. At all other times, TDO is driven to the high impedance state.

## TMS

#### Test Mode Select (Input)

TMS is decoded by the JTAG TAP (Tap Access Port) to select the operation of the test logic. TMS is sampled on the rising edge of TCK. To guarantee deterministic behavior of the TAP controller, TMS is provided with an internal pull-up resistor.

## UP

#### Write/Read (Input) (PQFP package only)

The upgrade Present pin forces the Am486DXLV CPU to three-state all its outputs and enter the power-down mode. When the Upgrade Present pin is sampled asserted by the CPU in the clock before the falling edge of RESET, the power-down mode is enabled. UP has no effect on the power-down status expect during this edge. The CPU is also forced to three-state all of its outputs immediately in response to this signal. The UP signal must remain asserted in order to keep the pins three-stated. UP is active Low and is provided with an internal pull-up resistor.

## W/R

## Write/Read (Output)

A bus definition pin that distinguishes write cycles from read cycles.

## **ABSOLUTE MAXIMUM RATINGS**

| Case Temperature under Bias65°C to +110°C                                   |
|-----------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                           |
| Voltage on any pin<br>with respect to ground0.5 V to V <sub>cc</sub> +0.5 V |
| Supply voltage with                                                         |
| respect to Vss –0.5 V to +6.5 V                                             |

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability.

## **OPERATING RANGES**

## **Commercial (C) Devices**

| TCASE |  |  |   |   |   |  |  |   |   |   |   |  |   |   |   |   |  |  |  | 0°C to +85  | S°C |
|-------|--|--|---|---|---|--|--|---|---|---|---|--|---|---|---|---|--|--|--|-------------|-----|
| Vcc   |  |  | • | • | • |  |  | • | • | • | • |  | • | • | • | • |  |  |  | 3.3 V ± 0.3 | 3 V |

Operating ranges define those limits between which the functionality of the device is guaranteed.

## DC CHARACTERISTICS over COMMERCIAL operating ranges

 $V_{cc}$  = 3.3 V  $\pm$  0.3 V ;  $T_{case}$  = 0°C to +85°C

| a sector a       |                                    | The interestion at some                                 | Prelir                      | 1.0                   |      |  |
|------------------|------------------------------------|---------------------------------------------------------|-----------------------------|-----------------------|------|--|
| Symbol           | Parameter Description              | Notes                                                   | Min                         | Max                   | Unit |  |
| VIL              | Input Low Voltage                  | a                                                       | -0.3                        | +0.8                  | V    |  |
| VIH              | Input High Voltage                 | Wanter Contractwo                                       | 2.0                         | V <sub>cc</sub> + 0.3 | V    |  |
| V <sub>OL</sub>  | Output Low Voltage                 | I <sub>OL</sub> = (Note 1)<br>I <sub>OL</sub> = 0.1 mA  | a Star                      | 0.45<br>0.2           | v    |  |
| V <sub>OH</sub>  | Output High Voltage                | I <sub>OH</sub> = (Note 2)<br>I <sub>OH</sub> = -0.1 mA | 2.4<br>V <sub>CC</sub> -0.2 |                       | v    |  |
| lcc              | Power Supply Current — 33 MHz      | V <sub>CC</sub> = 3.6 V (Note 3)                        |                             | 425                   | mA   |  |
| ILI              | Input Leakage Current              | (Note 4)                                                |                             | ±15                   | μΑ   |  |
| IIH              | Input Leakage Current              | (Note 5)                                                | - the second                | 200                   | μA   |  |
| IIL              | Input Leakage Current              | (Note 6)                                                |                             | -400                  | μA   |  |
| ILO              | Output Leakage Current             |                                                         | -                           | ±15                   | μA   |  |
| CIN              | Input Capacitance (33 MHz)         | F <sub>c</sub> = 1 MHz (Note 7)                         |                             | 13                    | pF   |  |
| Co               | I/O or Output Capacitance (33 MHz) | F <sub>c</sub> = 1 MHz (Note 7)                         |                             | 17                    | pF   |  |
| C <sub>CLK</sub> | CLK2 Capacitance (33 MHz)          | F <sub>c</sub> = 1 MHz (Note 7)                         | 1286.33                     | 15                    | pF   |  |

Notes: 1. This parameter is measured at:

Address, Data, BE3-BE0 4.0 mA Definition, Control 5.0 mA Address, Data, BE3-BE0 -1.0 mA -0.9 mA

Definition, Control

3. Typical supply current (V<sub>cc</sub> = 3.3 V): 375 mA @ 33 MHz

4. This parameter is for inputs without pull-ups or pull-downs and  $0 \le V_{IN} \le V_{CC}$ .

5. This parameter is for inputs with pull-downs and  $V_{IH} = 2.4 V$ .

6. This parameter is for inputs with pull-ups and  $V_{IL} = 0.45 V$ .

7. Not 100% tested.

2. This parameter is measured at:

10

## SWITCHING CHARACTERISTICS

The switching characteristics consist of output delays, input set-up requirements, and input hold requirements. All switching characteristics are relative to the rising edge of the CLK2 signal.

Switching characteristics measurement is defined by Figures 3–5. Inputs must be driven to the voltage levels indicated by Figure 5 when switching characteristics are measured. Am486DXLV microprocessor output delays

are specified with minimum and maximum limits, measured as shown. The minimum Am486DXLV microprocessor delay times are hold times provided to external circuitry. Am486DXLV microprocessor input setup and hold times are specified as minimums, defining the smallest acceptable sampling windows. Within the sampling windows, a synchronous input signal must be stable for correct Am486DXLV microprocessor operation.

AMD

## PRELIMINARY

## Switching Characteristics over COMMERCIAL operating ranges

Switching Characteristics at 33 MHz: 3.3 V ±0.3 V; T<sub>CASE</sub> = 0°C to +85°C; C<sub>L</sub> = 50 pF unless otherwise specified.

| -                | which a second of the second of                                                          |                        |        | Prelin | 1.1.1 |      |  |
|------------------|------------------------------------------------------------------------------------------|------------------------|--------|--------|-------|------|--|
| Symbol           | Parameter Description                                                                    | Notes                  | Figure | Min    | Max   | Unit |  |
|                  | Operating Frequency                                                                      | Half CLK2 Frequency    |        | 0      | 33.3  | MHz  |  |
| t <sub>1</sub>   | CLK2 Period                                                                              |                        | 3      | 15     |       | ns   |  |
| t <sub>2</sub>   | CLK2 High Time                                                                           | @ 2.0 V                | 3      | 5      |       | ns   |  |
| t <sub>3</sub>   | CLK2 Low Time                                                                            | @ 0.8 V                | 3      | 5      |       | ns   |  |
| t <sub>4</sub>   | CLK2 Fall Time                                                                           |                        | 3      |        | 5     | ns   |  |
| t <sub>5</sub>   | CLK2 Rise Time                                                                           |                        | 3      |        | 5     | ns   |  |
| t <sub>6</sub>   | A31–A2, PWT, PCD, M/IO, BE3–BE0, D/C,<br>W/R, ADS, LOCK, FERR, BREQ, HLDA<br>Valid Delay |                        | 4      | 3      | 19    | ns   |  |
| t <sub>6s</sub>  | SMIADS Valid Delay                                                                       | C <sub>L</sub> = 50 pF | 4      | 3      | 19    | ns   |  |
| t7               | A31–A2, PWT, PCD, M/ĪO, BE3–BE0, D/C,<br>W/R, ADS, LOCK Float Delay                      | (Note 1)               | 4      |        | 20    | ns   |  |
| t <sub>7s</sub>  | SMIADS Float Delay                                                                       | (Note 1)               | 4      |        | 20    | ns   |  |
| t <sub>8</sub>   | PCHK Valid Delay                                                                         |                        | 4      | 3      | 22    | ns   |  |
| t <sub>8a</sub>  | BLAST, PLOCK Valid Delay                                                                 |                        | 4      | 3      | 20    | ns   |  |
| t <sub>9</sub>   | BLAST, PLOCK Float Delay                                                                 | (Note 1)               | 4      |        | 20    | ns   |  |
| t <sub>10</sub>  | D31-D0, DP3-DP0 Write Data Valid Delay                                                   |                        | 4      | 3      | 18    | ns   |  |
| t <sub>11</sub>  | D31-D0, DP3-DP0 Write Data Float Delay                                                   | (Note 1)               | 4      |        | 20    | ns   |  |
| t <sub>12</sub>  | EADS Setup Time                                                                          |                        | 5      | 5      |       | ns   |  |
| t <sub>13</sub>  | EADS Hold Time                                                                           |                        | 5      | 4      |       | ns   |  |
| t <sub>14</sub>  | KEN, BS16, BS8 Setup Time                                                                |                        | 5      | 5      |       | ns   |  |
| t <sub>15</sub>  | KEN, BS16, BS8 Hold Time                                                                 |                        | 5      | 4      |       | ns   |  |
| t <sub>16</sub>  | RDY, BRDY Setup Time                                                                     |                        | 5      | 5      |       | ns   |  |
| t <sub>16s</sub> | SMIRDY Setup Time                                                                        |                        | 5      | 5      |       | ns   |  |
| t <sub>17</sub>  | RDY, BRDY Hold Time                                                                      |                        | 5      | 4      |       | ns   |  |
| t <sub>17s</sub> | SMIRDY Hold Time                                                                         |                        | 5      | 4      |       | ns   |  |
| t <sub>18</sub>  | HOLD, AHOLD Setup Time                                                                   |                        | 5      | 6      |       | ns   |  |
| t <sub>18a</sub> | BOFF Setup Time                                                                          |                        | 5      | 8      |       | ns   |  |
| t <sub>19</sub>  | HOLD, AHOLD, BOFF Hold Time                                                              |                        | 5      | 4      |       | ns   |  |
| t <sub>20</sub>  | RESET, FLUSH, A20M, NMI, INTR, IGNNE<br>Setup Time                                       |                        | 2, 5   | 5      |       | ns   |  |
| t <sub>20s</sub> | SMI Setup Time                                                                           |                        | 2, 5   | 5      |       | ns   |  |
| t <sub>21</sub>  | RESET, FLUSH, A20M, NMI, INTR, IGNNE<br>Hold Time                                        |                        | 2, 5   | 4      |       | ns   |  |
| t <sub>21s</sub> | SMI Hold Time                                                                            |                        | 2, 5   | 4      |       | ns   |  |
| t <sub>22</sub>  | D31-D0, DP3-DP0, A31-A4 Read Setup Time                                                  |                        | 5      | 5      |       | ns   |  |
| t <sub>23</sub>  | D31-D0, DP3-DP0, A31-A4 Read Hold Time                                                   |                        | 5      | 6      |       | ns   |  |

Note: 1. Not 100% tested. Guaranteed by design characterization.

12









Note: The second internal processor phase following RESET High-to-Low transition (provided  $t_{20}$  and  $t_{21}$  are met) is  $\phi 2$ .

Figure 2. RESET Setup and Hold Timing, and Internal Phase



## Figure 3. CLK2 Waveforms

Am486DXLV Microprocessor

13







Figure 5. Input Waveforms

14

# PHYSICAL DIMENSIONS

## **PQB 196**

Plastic Quad Flat Pack; Trimmed and Formed (Measured in inches)





20012A CL85 04/9/93 MB

Notes: For reference only. BSC is an ANSI standard for Basic Space Centering.

Am486DXLV Microprocessor

15

## **PHYSICAL DIMENSIONS (continued)**

PQB 196—Plastic Quad Flat Pack; Trimmed and Formed (continued)



#### **Detail A**

#### Notes:

- 1. All dimensions are in inches.
- 2. Dimensions do not include mold protrusion.
- Coplanarity of all leads will be within 0.004 inches measured from the seating plan. Coplanarity is measured per specification 06–500.
- 4. Deviation from lead-tip true position shall be within ±0.003 inches.
- 5. Half span (center of package to lead-tip) shall be within ±0.0085 inches.

## **PHYSICAL DIMENSIONS (continued)**

**PQB 196** 

Plastic Quad Flat Pack; Molded Carrier Ring (outer ring measured in millimeters)





## PHYSICAL DIMENSIONS (continued)

# PQB 196—Plastic Quad Flat Pack with Molded Carrier Ring (continued) *Notes:*

- 1. All dimensions and tolerances conform to ANSI Y14.5M-1982.
- 2. Controlling dimensions: package is measured in inches and ring is measured in millimeters.
- 3. These dimensions do not include mold protrusion. Allowable mold protrusion is 0.2 mm per side.
- 4. These dimensions include mold mismatch and are measured at the parting line.
- 5. Dimensions are centered about centerline of lead material.
- 6. These dimensions are from the outside edge to the outside edge of the test points.
- There are six locating holes in the ring. –B– and –C– datum holes are used for trim form and excise of the molded package only. Holes Z1 and Z2 are used for electrical testing only.
- 8. This area is reserved for vacuum pickup on each of the four corners of the ring and must be flat within 0.025 mm. No ejector pins in this area.
- 9. Datum -A- surface for seating in socket applications.
- 10. Pin one orientation with respect to carrier ring as indicated.

AMD and Am386 are registered trademarks of Advanced Micro Devices, Inc. FusionPC is a servicemark of Advanced Micro Devices, Inc. Am486 is a trademark of Advanced Micro Devices, Inc. Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

Am486DXLV Microprocessor

19

AMD









#### Sales Offices

| Sales Offices              |                                        |
|----------------------------|----------------------------------------|
| North American             | 7                                      |
| ALABAMA                    | (205) 882-9122                         |
| ARIZONA                    |                                        |
| CALIFORNIA,                | (310) 645-1524                         |
| Newport Beach              | (714) 752-6262                         |
| Sacramento(Roseville       | (714) 752-6262<br>(9)                  |
| San Diego                  | (619) 560-7030                         |
| San Jose<br>Woodland Hills |                                        |
| CANADA, Ontario.           | (010) 992-4155                         |
| Kanata                     |                                        |
| Willowdale                 |                                        |
| COLORADO                   |                                        |
| FLORIDA.                   |                                        |
| Clearwater                 |                                        |
| Boca Raton                 |                                        |
| Orlando (Longwood).        |                                        |
|                            |                                        |
| ILLINOIS,                  |                                        |
| Chicago (Itasca)           |                                        |
| Naperville                 | (708) 505-9517<br>(301) 381-3790       |
| MARYLAND                   |                                        |
| MINNESOTA                  |                                        |
| NEW JERSEY                 |                                        |
| Cherry Hill                |                                        |
| NEW YORK,                  |                                        |
| Brewster                   |                                        |
| Rochester                  |                                        |
| NORTH CAROLINA             | 700 075 0001                           |
| Baleigh                    |                                        |
| OHIO                       |                                        |
| Columbus (Westerville      | e)(614) 891-6455                       |
|                            | (513) 439-0268<br>(503) 245-0080       |
| PENNSYLVANIA               |                                        |
| TEXAS,                     |                                        |
| Austin                     | (512) 346-7830                         |
| Houston                    |                                        |
| International              | (110) 010-0004                         |
|                            |                                        |
| BELGIUM, Antwerpen         | TEL(03) 248 43 00<br>FAX(03) 248 46 42 |
| FRANCE. Paris              | TEL                                    |
|                            | FAX(1) 49-75-10-13                     |
| GERMANY,                   |                                        |
| Bad Homburg                | TEL                                    |
| München                    | FAX(06172)-23195<br>TEL                |
|                            | FAX(089) 45053-0<br>(089) 406490       |
| HONG KONG.                 | TEL                                    |
| Wanchai                    | FAX (852) 865-4335                     |
| ITALY, Milano              | TEL                                    |
|                            | FAX(02) 38103458                       |
| JAPAN,                     | TEL                                    |
| Alsugi                     | FAX                                    |
| Kanagawa                   | TEL                                    |
|                            | FAX (0462) 47-1729                     |
| Tokyo                      | .TEL(03) 3346-7550                     |
|                            | FAX                                    |
|                            |                                        |

#### Osaka .. TEL (06) 243-3250 FAX ... (06) 243-3253 KOREA, Seoul .. TEL .. (82) 2-784-0030 FAX ..... ..... (82) 2-784-8014 LATIN AMERICA, Ft. Lauderdale . TEL (305) 484-8600 FAX ..... (305) 485-9736 SINGAPORE TEL ... ... (65) 3481188 FAX.. (65) 3480161 SWEDEN, Stockholm area TEL. .(08) 98 61 80 (Bromma) FAX ..... ... (08) 98 09 06 TAIWAN, Taipei TEL .. FAX UNITED KINGDOM, Manchester area TEL (0925) 830380 (Warrington) FAX ..... (0925) 830204 London area TEL ..... .(0483) 740440 (Woking) FAX ..... (0483) 756196 North American Representatives CANADA Lachine, Quebec - VITEL ELECTRONICS ....... (514) 636-5951 ILLINOIS Skokie - INDUSTRIAL REPRESENTATIVES, INC ......(708) 967-8430 **IOWA** LORENZ SALES ..... . (319) 377-4666 KANSAS Merriam - LORENZ SALES ......(913) 469-1312 Wichita - LORENZ SALES ..... .....(316) 721-0500 MICHIGAN MINNESOTA MISSOURI LORENZ SALES ... ......(314) 997-4558 NEBRASKA LORENZ SALES NEW MEXICO THORSON DESERT STATES ...... (505) 883-4343 NEW YORK East Syracuse - NYCOM, INC ...... (315) 437-8343 Hauppauge - COMPONENT CONSULTANTS, INC .... .... (516) 273-5050 OHIO Centerville – DOLFUSS ROOT & CO ...... Columbus – DOLFUSS ROOT & CO ..... (513) 433-6776 . (614) 885-4844 OREGON ELECTRA TECHNICAL SALES, INC .....(503) 643-5074 PENNSYLVANIA PUERTO RICO UTAH Front Range Marketing ...... WASHINGTON WISCONSIN Brookfield - INDUSTRIAL REPRESENTATIVES, INC

International (Continued)

Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristics. The performance characteristics listed in this document are guaranteed by specific tests, guard banding, design and other practices common to the industry. For specific testing details, contact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein.



Advanced Micro Devices, Inc. 901 Thompson Place, P.O. Box 3453, Sunnyvale, CA 94088, USA Tel: (408) 732-2400 • TWX: 910-339-9280 • TELEX: 34-6306 • TOLL FREE: (800) 538-8450 APPLICATIONS HOTLINE & LITERATURE ORDERING • TOLL FREE: (800) 222-9323 • (408) 749-5703

© 1993 Advanced Micro Devices, Inc. 17381A 4/15/93 Con-16M-5/93-0 Printed in USA